# **Modeling of PMOS NBTI Effect Considering Temperature Variation**

Hong Luo, Yu Wang, Ku He, Rong Luo, Huazhong Yang \* Circuits and Systems Division, Dept. of EE, Tsinghua Univ., Beijing, 100084, P.R. China {luohong99, wangyuu99, heku00}@mails.thu.edu.cn {luorong, yanghz}@tsinghua.edu.cn

#### Abstract

Negative bias temperature instability (NBTI) has come to the forefront of critical reliability phenomena in advanced CMOS technology. In this paper, we propose a fast and accurate PMOS NBTI model, in which the temperature variation and the ratio of active to standby time are considered in both stress and relaxation phases. A PMOS V<sub>th</sub> degradation model and a digital circuits' temporal performance degradation estimation method are developed based on our PMOS NBTI model. The simulation results show that: 1) our dynamic NBTI model without temperature variation is as accurate as previous models, the error is less than 2.3%; 2) the analysis error of PMOS  $V_{th}$  degradation may reach up to 52.6% without considering temperature variation; 3) for ISCAS85 benchmark circuits, the error of worst case performance degradation analysis is about on average 52.0%; 4) the ratio of active to standby time has a considerable impact during the performance degradation analysis.

# 1 Introduction

As semiconductor manufacturing migrates to more advanced technology nodes, negative bias temperature instability (NBTI) is becoming one of the major reliability concerns. NBTI significantly shifts the threshold voltage  $V_{\rm th}$  on the order of 20 - 50mV for devices operating at 1.2V or below [1]. Previous research showed that  $V_{\rm th}$  shifts due to NBTI is expressed as a power-law time dependence [2, 3], and this aging-induced parameter variation has a negative impact on circuit performance. After the aging time of  $10^6$ s arising from NBTI, the circuit performance degradation can reach up to 15% [4].

Yuan Xie<sup>†</sup> CSE Department, Pennsylvania State University, University Park, PA, USA yuanxie@cse.psu.edu

The NBTI occurs when the PMOS transistor is negative biased, in particular at elevated temperature. This phenomenon can be classified as static NBTI and dynamic NBTI. Static NBTI (i.e. under constant voltage (DC) stress condition) leads to a severe  $V_{th}$  shifts, while the mechanism was described in [5]. However, because of associated recovery phenomena the dynamic NBTI (i.e., under AC stress), a less severe parameters' shifts over long time compared with that under DC stress condition were observed and described in [6–10].

Recently, NBTI models are developed to analysis the reliability and delay degradation problems in large-scale digital circuit [11–15]. Based on these circuit degradation models, NBTI-aware design techniques were investigated in [14, 15]. An analytical model for evaluating dynamic NBTI effect was proposed in [16], and the effect of various process and design parameters were described in [17].

In previous analytical NBTI models [16, 17], the circuit temperature was considered to be constant during the circuit operation. However, when the circuit switches between active and standby mode, the circuit temperature varies periodically between high temperature and low temperature. Therefore, we propose an analytical model for dynamic NBTI effect considering the temperature variation on account of the switch of circuit operation modes: active and standby mode.

Our contribution in this paper distinguishes itself in the following aspects:

- We propose an analytical model to estimate PMOS NBTI effect under AC stress condition. Our model is faster than the model in [16], while remains the same accuracy. Furthermore, two factors, a) the temperature difference between circuit active and standby mode; b) the time ratio of circuit active and standby mode, are first considered in both stress and relaxation phases during our NBTI analysis.
- Based on our novel NBTI model, we propose a PMOS *V*<sub>th</sub> degradation model and study the impact of NBTI on the temporal performance degradation in combinational

<sup>\*</sup>This work was supported by grants from 863 program of China (No. 2006AA01Z224), and NSFC (No. 60506010, No. 90207001).

<sup>&</sup>lt;sup>†</sup>Yuan Xie's work was supported in part by NSF 0454123, NSF CA-REER 0643902 and MARCO/DRAPA-GSRC.

circuits considering both the temperature variation and ratio of active to standby time.

The rest of the paper is organized as follows. In Section 2, we first review previous NBTI models and present our improved analytical NBTI model. Then, in Section 3, we give out the  $V_{\text{th}}$  degradation model, and the circuit delay estimation method. The simulation results of a single PMOS transistor and the ISCAS85 benchmark circuits are shown and analyzed in Section 4. Finally, Section 5 concludes the paper.

### 2 NBTI Model

A shift in the threshold voltage  $\Delta V_{\text{th}}$  of the PMOS transistor is proportional to the interface trap generation due to NBTI, which can be expressed [15] as

$$\Delta V_{\rm th} = (1+m) \frac{q N_{\rm it}(t)}{C_{\rm ox}} \tag{1}$$

where *m* represents equivalent  $V_{\text{th}}$  shifts due to mobility degradation, *q* is the electronic charge,  $C_{\text{ox}}$  is the gate oxide capacitance, and  $N_{\text{it}}(t)$  is the interface trap generation, which is the most important factor in evaluating performance degradation due to NBTI.

### 2.1 Previous NBTI Models

The interface trap generation is often described by a reaction-diffusion (R-D) model [3],

$$\frac{dN_{\rm it}}{dt} = k_{\rm f}(N_0 - N_{\rm it}) - k_{\rm r}N_{\rm it}C_{\rm H}(0,t)$$
(2)

$$\frac{dN_{\rm it}}{dt} = -D_{\rm H} \frac{\partial C_{\rm H}}{\partial x} \bigg|_{x=0} \tag{3}$$

$$\frac{\partial C_{\rm H}}{\partial t} = D_{\rm H} \frac{\partial^2 C_{\rm H}}{\partial x^2} \tag{4}$$

where the mobile diffusing species are assumed to be neutral H atoms, and  $N_0$  is the concentration of initial interface defects. The parameters  $k_f$  and  $k_r$  are constant dissociation rate and self-annealing rate, respectively. When the device is in recovery phase,  $k_f$  becomes zero, and  $k_r$  is unchanged. The parameter  $C_H$  is the concentration of H atoms, and  $D_H$ is the corresponding diffusion coefficient.

In this model, the interface trap generation  $(\Delta N_{it})$  under DC stress condition is expressed as [3]

$$N_{\rm it}(t) = 1.16 \sqrt{\frac{k_{\rm f} N_0}{k_{\rm r}}} (D_{\rm H} t)^{1/4} = A t^{1/4} \,. \tag{5}$$

Kumar et al. proposed an analytical NBTI model [16] to handle multi-cycle AC stress condition; and assuming the PMOS transistor is under AC stress with duty cycle of c and the period of  $\tau$ , the interface trap generation after n + 1 cycles of AC stress can be evaluated by a recursion formula below,

$$N_{\rm it}[(n+1)\tau] = \frac{\beta N_{\rm it}(n\tau)}{1+\beta} + \frac{N_{\rm it}^0}{1+\beta} \left[ c + \left(\frac{N_{\rm it}(n\tau)}{N_{\rm it}^0}\right)^4 \right]^{1/4}$$
(6)

and the initial condition is

$$N_{\rm it}(\tau) = \frac{c^{1/4}}{1+\beta} N_{\rm it}^0 \tag{7}$$

where  $N_{\rm it}^0 = A \tau^{1/4}$ , and  $\beta = \sqrt{\frac{1-c}{2}}$ .

# 2.2 Our improved dynamic NBTI Model without temperature variation

Though the model proposed by Kumar [16] is accurate, the computing process may be slow because of the recursion process in Eq. (6). We use a different approach to derive the model under AC stress.

If the period  $\tau$  is small enough (i.e., at a frequency more than several KHz magnitude), the traps created at the stress and relaxation phases in one cycle can be expressed as

$$\Delta N_{\rm it} = k_{\rm f} (N_0 - N_{\rm it}) (c\tau) - k_{\rm r} N_{\rm it} C_{\rm H}(0, t) (c\tau) \qquad (8)$$

$$\Delta N_{\rm it} = -k_{\rm r} N_{\rm it} C_{\rm H}(0,t) (1-c)\tau \tag{9}$$

Thus, the above two equations can be averaged, giving [10]

$$\frac{dN_{\rm it}}{dt} = c \cdot k_{\rm f}(N_0 - N_{\rm it}) - k_{\rm r}N_{\rm it}C_{\rm H}(0,t) \,. \tag{10}$$

Contrasting with Eq. (2), the interface trap generation can be expressed as

$$N_{\rm it}(t) = 1.16c^{0.5} \cdot \sqrt{\frac{k_{\rm f} N_0}{k_{\rm r}}} (D_{\rm H} t)^{1/4} \tag{11}$$

where  $c^{0.5}$  describes the impact of AC stress on NBTI.

In order to eliminate the error in Eq. (11), the exponent of c should be modified. We use a linear function to replace the exponent 0.5, and the function can be determined by fitting technology. Hence, the interface trap generation can be described as

$$N_{\rm it}(t) = 1.16 \cdot c^{0.5 + 0.24c - 0.23} \cdot \sqrt{\frac{k_{\rm f} N_0}{k_{\rm r}}} (D_{\rm H} t)^{1/4} \,.$$
(12)

The comparison between Kumar's [16] and our model is shown in Figure 1. The multi-cycle NBTI model under AC stress condition proposed in this paper is as accurate as Kumar's model, the error is less than 2.3% ( $3.70 \times 10^{12}$  cm<sup>-2</sup> of our model, and  $3.62 \times 10^{12}$  cm<sup>-2</sup> for Kumar's model in Figure 1). Since there is no recursion process in our model, our method is faster than Kumar's.



Figure 1. Comparison between Kumar's and our model

#### 2.3 NBTI analysis with temperature variation

During circuit operations, the circuit switches between active and standby modes, so that the temperature changes relevantly. Previous NBTI models [16,17] only consider the situation that the temperature is a constant (which is around 400K). Actually the circuit temperature varies when the circuit switches between active and standby mode. Therefore the NBTI model should be modified to consider the temperature variation. Assuming the device operation temperature changes between  $T_{\text{high}}$  and  $T_{\text{low}}$  frequently, the interface trap generation due to NBTI is different from the case under a constant high operation temperature condition.

• First, we consider the impact of temperature variation in stress phases. The temperature variation has a significant impact on the diffusion coefficient of H atom  $(D_{\rm H})$  in Eq. (4). In this paper, a triangle diffusion profile [3] is used. The effect of H atom diffusion under  $T_{\rm low}$  lasting for a stress time of  $t_{\rm low}$ , equals to the effect under  $T_{\rm high}$  for a stress time of  $t_{\rm high}$ , if  $\sqrt{D_{\rm high}t_{\rm high}} = \sqrt{D_{\rm low}t_{\rm low}}$  ( $D_{\rm high}$  and  $D_{\rm low}$  denote diffusion coefficients under high and low temperature, respectively). Because the diffusion coefficient is proportional to  $\exp(-\frac{E_{\rm a}}{kT})$ , the ratio of  $D_{\rm low}$  to  $D_{\rm high}$  can be expressed as

$$\mu = \frac{D_{\text{low}}}{D_{\text{high}}} = \exp\left[\frac{E_a}{kT_{\text{high}}}\left(1 - \frac{T_{\text{high}}}{T_{\text{low}}}\right)\right]$$
(13)

Therefore, the equivalent stress time can be expressed as

$$t_{\rm eq} = t_{\rm high} + \mu t_{\rm low} \tag{14}$$

where the total stress time *t* can be divided into two parts:  $t_{\text{high}}$ , the stress time at high temperature, and  $t_{\text{low}}$  the stress time at low temperature. Figure 2 shows the numeric simulation result of this law. We take  $T_{\text{high}} = 400$ K,  $T_{\text{low}} = 340$ K as an example. The ratio  $\mu$  is 0.0857 when  $E_a$  is set to 0.48eV. Hence, the equivalent stress time  $t_{\text{eq}}$  is



Figure 2. Impact of temperature variation in stress phase



Figure 3. Impact of temperature variation in relaxation phase

543s (Figure 2) when  $t_{\text{high}} = t_{\text{low}} = 500$ s. Figure 2 shows that the interface trap generation is  $1.67 \times 10^{12} \text{ cm}^{-2}$ , and the equivalent trap generatin at high temperature is  $1.70 \times 10^{12} \text{ cm}^{-2}$ , where the error is 1.8%. If the temperature is considered to be kept at high temperature constantly, the interface trap generation is  $2.34 \times 10^{12} \text{ cm}^{-2}$ , and the error is 40.1%.

• Second, a totally different phenomenon in relaxation phases is observed from numeric simulation. Under AC stress condition, if temperature variation only occurs in relaxation phases, the overall interface trap generation is not affected. This phenomenon is shown in Figure 3. Though the temperature variation indeed affects the trap generation in a single cycle, the overall trap generation remains the same as that at a constant temperature.

# 2.4 Our PMOS NBTI model during real circuit operations

In previous section, we analyze the impact of temperature variation on the interface trap generation. In real circuits, the situation is much more complex. In this paper, we make an assumption that the circuit switches between active and standby modes periodically, and the PMOS transistor in the circuit is under AC stress in active mode, while in standby mode, it is under constant DC stress or in relaxation. We denote the ratio of the active to standby time as  $R_{AS}$ , the temperature of active mode is denoted as  $T_{act}$  (corresponding to high temperature  $T_{high}$  in previous section), and the temperature of standby mode as  $T_{stdby}$  (corresponding to  $T_{low}$ ). The interface trap generation is modeled as follows:

a) If the PMOS transistor is in relaxation phase in standby mode, the interface trap generation is not affected by the temperature variation according to Section 2.3, which can be described as

$$N_{\rm it}(t) = 1.16 \cdot \gamma^{0.5+0.24\gamma-0.23} \cdot \sqrt{\frac{k_{\rm f} N_0}{k_{\rm r}}} (D_{\rm act} t)^{1/4}$$
$$\gamma = \frac{cR_{\rm AS}}{R_{\rm AS}+1} \tag{15}$$

where  $D_{\text{act}}$  is diffusion coefficient in active mode, and here c is duty cycle of stress in active mode.

b) If the PMOS transistor is under DC stress in standby mode, the stress time in standby time should be transformed using Eq. (14). Therefore, the interface trap generation is described as

$$N_{\rm it}(t) = 1.16 \cdot \gamma^{0.5+0.24\gamma-0.23} \cdot \sqrt{\frac{k_{\rm f}N_0}{k_{\rm r}}} (D_{\rm eff}t)^{1/4}$$
$$\gamma = \frac{cR_{\rm AS}D_{\rm act} + D_{\rm stdby}}{R_{\rm AS}D_{\rm act} + D_{\rm stdby}} = \frac{cR_{\rm AS} + \mu}{R_{\rm AS} + \mu}$$
$$D_{\rm eff} = \frac{R_{\rm AS}D_{\rm act} + D_{\rm stdby}}{R_{\rm AS} + 1} = \frac{R_{\rm AS} + \mu}{R_{\rm AS} + 1} D_{\rm act}$$
(16)

where

$$\mu = \frac{D_{\text{stdby}}}{D_{\text{act}}} = \exp\left[\frac{E_{\text{a}}}{kT_{\text{act}}}\left(1 - \frac{T_{\text{act}}}{T_{\text{stdby}}}\right)\right].$$
 (17)

### **3** *V*<sub>th</sub> and circuit delay degradation model

Previous section describes the analytical model of interface trap generation due to NBTI considering the temperature variation between active and standby mode in real circuits. In order to evaluate the temporal performance degradation due to NBTI, the threshold voltage degradation model and circuit delay model are described in the following subsections.

### 3.1 PMOS V<sub>th</sub> degradation model

A predictive compact model for NBTI is developed in [17]. The dependence of NBTI on key process (such as L,  $V_{\text{th}}$ , and  $T_{\text{ox}}$ ) and design parameters (such as  $V_{\text{dd}}$ ) are captured in this model. From Eq. (1), the model in [17], and our

NBTI model Eq. (15)-(17) proposed in previous section, the degradation of threshold voltage is given by

$$\Delta V_{\rm th} = K_V \cdot \gamma^{0.5+0.24\gamma-0.23} \cdot \lambda t^{1/4} + \delta_V$$
  

$$\gamma = \begin{cases} \frac{cR_{\rm AS}}{R_{\rm AS}+1}, & \text{under relax in standby} \\ \frac{cR_{\rm AS}+\mu}{R_{\rm AS}+\mu}, & \text{under stress in standby} \end{cases}$$
  

$$\lambda = \begin{cases} 1, & \text{under relax in standby} \\ \left(\frac{R_{\rm AS}+\mu}{R_{\rm AS}+1}\right)^{\frac{1}{4}}, & \text{under stress in standby} \end{cases}$$
(18)

where  $K_V$  and  $\delta_V$  are the parameters extracted from [17], and  $\mu$  is the ratio of  $D_{\text{stdby}}$  to  $D_{\text{act}}$  describing by Eq. (17).

# 3.2 Gate and circuit delay degradation analysis

In this paper, the delay of a gate v can be approximately expressed as [15]

$$d(v) = \frac{C_{\rm L} V_{\rm dd}}{I_{\rm d}} = \frac{K}{(V_{\rm gs} - V_{\rm th})^{\alpha}}$$
$$K = \frac{C_{\rm L} V_{\rm dd}}{\mu C_{\rm ox} W_{\rm eff} / L_{\rm eff}}.$$
(19)

The shift in the transistor threshold voltage  $\Delta V_{\text{th}}$  can be derived using Eq. (18). Hence, the delay degradation  $\Delta d(v)$  for gate v can be derived as

$$\Delta d(v) = \frac{K}{(V_{\rm gs} - V_{\rm th} - \Delta V_{\rm th})^{\alpha}} - \frac{K}{(V_{\rm gs} - V_{\rm th})^{\alpha}}$$
$$= \left( \left(1 - \frac{\Delta V_{\rm th}}{V_{\rm g} - V_{\rm th}}\right)^{-\alpha} - 1 \right) d(v) \,.$$
(20)

We use Taylor series expansion on the right side of Eq. (20), neglecting the higher order terms, giving that

$$\Delta d(v) = \frac{\alpha \Delta V_{\rm th}}{V_{\rm gs} - V_{\rm th0}} \times d(v) \tag{21}$$

where  $V_{\text{th0}}$  is the original transistor threshold voltage and d(v) is the original delay of gate v.

#### 4 Simulation results

In this section, we present the simulation results in order to validate the NBTI model. Firstly, a single PMOS transistor is used to evaluate the NBTI effect considering temperature variation. Secondly, ISCAS85 circuits are used as the benchmark. In this paper, the standard cell library is constructed using the PTM 90nm bulk CMOS model [18].  $V_{dd} = 1.0V$ ,  $|V_{th}| = 220$ mV are set for all the transistors in the circuits.



Figure 4. NBTI effect under variable temperature vs. constant temperature



Figure 5. Impact of temperature in standby on  $V_{\rm th}$  degradation

### 4.1 Single PMOS device NBTI analysis

The  $V_{\text{th}}$  degradation of the PMOS transistor in the circuit is shown in Figure 4. The ratio of active to standby time is set to 1 : 9, and duty cycle in active mode is 0.5. We can see that after  $3 \times 10^8$ s (about 10 yr), the  $V_{\text{th}}$  degradation is 17.3mV considering temperature variation. If the temperature is considered to be constant in the evaluation, the degradation can reach up to 26.4mV, and the error is 52.6%.

The temperature in the standby mode and the ratio of active to standby time have considerable impact on the  $V_{\text{th}}$  degradation, which is shown in Figure 5 and 6. Table 1 shows the threshold voltage degradation  $\Delta V_{\text{th}}$  with different ratios of active to standby time. From these figures and table, we can conclude that 1) a lower standby temperature leads to a smaller NBTI effect on the  $V_{\text{th}}$  degradation; 2) if the ratio of active to standby time is smaller, which means a longer standby time during the circuit operation, the impact of the standby temperature variation on the  $V_{\text{th}}$  degradation is larger.



Figure 6. Impact of R<sub>AS</sub> on V<sub>th</sub> degradation

Table 1.  $\Delta V_{\text{th}}$  under different  $R_{\text{AS}}$  (mV)

| R <sub>AS</sub>        | 9:1  | 3:1  | 1:1  | 1:3  | 1:9  |
|------------------------|------|------|------|------|------|
| $T_{\rm stdby} = 400K$ | 22.2 | 23.0 | 24.3 | 25.6 | 26.4 |
| $T_{\rm stdby} = 340K$ | 21.4 | 20.8 | 19.7 | 18.3 | 17.3 |

# 4.2 Performance degradation analysis in digital circuits

Fig. 7 shows the performance degradation of ISCAS85 c432 benchmark with different ratios of active to standby time. The circuit delay degradation is much less than the  $V_{\text{th}}$  degradation under a same standby mode temperature. And the standby mode temperature difference leads to considerable circuit delay difference.

Table 2 shows the result of the circuit delay degradation analysis. In order to investigate the worst case circuit degradation (denoted as Max. Adelay in Table 2), we set the internal inputs of all the PMOS transistors to logic 0 during the



Figure 7. Impact of *R*<sub>AS</sub> on *V*<sub>th</sub> and circuit delay degradation

| ISCAS85  | Nominal    | (400K) Max. | Max.   | Min.   |
|----------|------------|-------------|--------|--------|
| Circuits | delay (ns) | ∆delay (%)  | ∆delay | ∆delay |
| c432     | 2.69       | 8.59        | 5.48   | 4.39   |
| c499     | 1.99       | 8.67        | 5.75   | 4.74   |
| c880     | 2.29       | 8.70        | 5.84   | 4.79   |
| c1355    | 2.39       | 8.63        | 5.60   | 4.57   |
| c1908    | 2.46       | 8.61        | 5.54   | 4.45   |
| c2670    | 2.99       | 8.68        | 5.80   | 4.77   |
| c3540    | 3.48       | 8.64        | 5.65   | 4.63   |
| c5315    | 2.94       | 8.62        | 5.57   | 4.58   |
| c6288    | 8.54       | 8.78        | 6.15   | 5.09   |
| c7552    | 2.30       | 8.61        | 5.53   | 4.53   |
| Average  | N/A        | 8.65        | 5.69   | 4.65   |

Table 2. Delay degradation of ISCAS95benchmark circuits under NBTI

standby mode. The inputs are set to logic 1 to investigate the best case circuit degradation (denoted as Min.  $\Delta$ delay in Table 2). The ratio of active to standby time is set to 1 : 9. The Max.  $\Delta$ delay is around 5.69% of the original circuit delay when  $T_{stdby} = 340K$ , and Min.  $\Delta$ delay is around 4.65%. If the temperature variation is not considered, the Max.  $\Delta$ delay is around 8.65% (corresponding to the third column in Table 2), which leads to a error of 52.0%.

# 5 Conclusion

In this paper, we propose an analytical model of temporal performance degradation due to PMOS NBTI effect under AC stress condition. The model is as accurate as previous models, while the speed is faster. We demonstrate that the temperature variation due to the change of circuit operation mode (active and standby mode) can have significant impact on PMOS NBTI effect: if the temperature variation is not considered, for single PMOS transistor analysis, 52.6% error can be reached, while for ISCAS85 circuits analysis, the error can be up to 52.0%. Therefore, we propose an analytical model that considers the temperature variation, such that a more accurate performance degradation estimation can be performed. We also study the impact of the ratio of active to standby time on PMOS and circuit performance degradation due to NBTI.

### References

- L. Peters, "NBTI: A Growing Threat to Device Reliability," Semiconductor International, vol. 27, no. 3, Mar. 2004.
- [2] V. Huard, M. Denais, and C. Parthasarathy, "NBTI degradation: From physical mechanisms to modelling," *Microelectron. Reliab.*, vol. 46, no. 1, pp. 1–23, 2006.
- [3] J. Stathis and S. Zafar, "The negative bias temperature instability in MOS devices: A review," *Microelectron. Reliab.*, vol. 46, no. 2-4, pp. 270–286, 2006.

- [4] K. Bernstein, D. J. Frank, A. E. Gattiker, W. Haensch, B. L. Ji, S. R. Nassif, E. J. Nowak, D. J. Pearson, and N. J. Rohrer, "High-performance CMOS variability in the 65-nm regime and beyond," *IBM J. Res. & Dev.*, vol. 50, no. 4/5, pp. 433–449, 2006.
- [5] S. Ogawa and N. Shiono, "Generalized diffusion-reaction model for the low-field charge-buildup instability at the Si-SiO<sub>2</sub> interface," *Physical Review B*, vol. 51, no. 7, pp. 4218– 4230, 1995.
- [6] S. Mahapatra, P. Bharath Kumar, T. Dalei, D. Sana, and M. Alam, "Mechanism of negative bias temperature instability in CMOS devices: degradation, recovery and impact of nitrogen," in *IEDM Tech. Dig.*, 2004, pp. 105–108.
- [7] M. Alam and S. Mahapatra, "A comprehensive model of PMOS NBTI degradation," *Microelectron. Reliab.*, vol. 45, no. 1, pp. 71–81, 2005.
- [8] R. Wittmann, H. Puchner, L. Hinh, H. Ceric, A. Gehring, and S. Selberherr, "Impact of NBTI-driven parameter degradation on lifetime of a 90nm p-MOSFET," in *Proc. Intl. Integrated Reliab. Workshop Final Report*, 2005, pp. 99–102.
- [9] S. Mahapatra, D. Saha, D. Varghese, and P. Kumar, "On the generation and recovery of interface traps in MOSFETs subjected to NBTI, FN, and HCI stress," *IEEE Trans. Electron Device*, vol. 53, no. 7, pp. 1583–1592, 2006.
- [10] S. Zhu, A. Nakajima, T. Ohashi, and H. Miyake, "Mechanism of dynamic bias temperature instability in p- and nMOSFETs: The effect of pulse waveform," *IEEE Trans. Electron Device*, vol. 53, no. 8, pp. 1805–1814, 2006.
- [11] V. Reddy, A. Krishnan, A. Marshall, J. Rodriguez, S. Natarajan, T. Rost, and S. Krishnan, "Impact of negative bias temperature instability on digital circuit reliability," in *Proc. IEEE IRPS*, 2002, pp. 248–254.
- [12] V. Reddy, A. T. Krishnan, A. Marshall, J. Rodriguez, S. Natarajan, T. Rost, and S. Krishnan, "Impact of negative bias temperature instability on digital circuit reliability," *Microelectron. Reliab.*, vol. 45, no. 1, pp. 31–38, 2005.
- [13] B. Paul, K. Kang, H. Kufluoglu, M. Alam, and K. Roy, "Impact of NBTI on the temporal performance degradation of digital circuits," *IEEE Electron Device Lett.*, vol. 26, no. 8, pp. 560–562, 2005.
- [14] S. Kumar, C. Kim, and S. Sapatnekar, "Impact of NBTI on SRAM Read Stability and Design for Reliability," in *Proc. ISQED*, 2006, pp. 210–218.
- [15] B. Paul, K. Kang, H. Kufluoglu, M. Alam, and K. Roy, "Temporal Performance Degradation under NBTI: Estimation and Design for Improved Reliability of Nanoscale Circuits," in *Proc. DATE*, vol. 1, 2006, pp. 1–6.
- [16] S. V. Kumar, C. H. Kim, and S. S. Sapatnekar, "An Analytical Model for Negative Bias Temperature Instability," in *Proc. IEEE/ACM ICCAD*, 2006.
- [17] R. Vattikonda, W. Wang, and Y. Cao, "Modeling and Minimization of PMOS NBTI Effect for Robust Nanometer Design," in *Proc. DAC*, 2006, pp. 1047–1052.
- [18] Nanoscale Integration and Modeling (NIMO) Group, ASU, "Predictive Technology Model (PTM)." [Online]. Available: http://www.eas.asu.edu/~ptm/